Publication:
A selective protection scheme of applications using asymmetrically reliable caches

dc.contributor.authorTOPCUOĞLU, HALUK RAHMİ
dc.contributor.authorARSLAN YILMAZ, SANEM
dc.contributor.authorsArslan, Sanem; Topcuoglu, Haluk Rahmi; Kandemir, Mahmut Taylan; Tosun, Oguz
dc.date.accessioned2022-03-12T16:23:43Z
dc.date.accessioned2026-01-11T16:12:27Z
dc.date.available2022-03-12T16:23:43Z
dc.date.issued2017
dc.description.abstractCache structures in a multicore system are highly vulnerable to soft errors. Enabling fault tolerance capabilities on all cache structures in a system is inefficient in terms of performance and power consumption. In this study, we propose an enhanced protection mechanism for code segments, which are critical in terms of reliability, by utilizing asymmetrically reliable cores under performance and power constraints. Our proposed system contains at least one high-reliability core, which has an ECC-protected L1 cache, and several low-reliability cores, which have no protection mechanisms. Reliability-based critical code regions are assumed to be high-priority functions, which are extracted by examining the execution time percentages and the program's call graph in our framework, statically. Software threads that invoke one of the high-priority functions are bound to the high-reliability cores dynamically during the execution, while the threads that execute the remaining functions are bound to the low-reliability cores. As part of the experimental analysis, our proposed framework is compared with traditional fully protected and unprotected configurations with respect to performance, power and reliability metrics for various applications of the benchmarks. Our framework exploits the benefits of providing the reliability-based critical regions of the applications exclusively by offering notable power and cost savings with close performance and reliability values for the set of functions reported in the experimental results. (C) 2016 Elsevier B.V. All rights reserved.
dc.identifier.doi10.1016/j.sysarc.2016.12.004
dc.identifier.eissn1873-6165
dc.identifier.issn1383-7621
dc.identifier.urihttps://hdl.handle.net/11424/226007
dc.identifier.wosWOS:000401219300012
dc.language.isoeng
dc.publisherELSEVIER
dc.relation.ispartofJOURNAL OF SYSTEMS ARCHITECTURE
dc.rightsinfo:eu-repo/semantics/closedAccess
dc.subjectAsymmetric cores
dc.subjectSelective protection
dc.subjectReliability
dc.subjectRELIABILITY
dc.subjectPOWER
dc.subjectMEMORY
dc.subjectCOST
dc.titleA selective protection scheme of applications using asymmetrically reliable caches
dc.typeconferenceObject
dspace.entity.typePublication
oaire.citation.endPage144
oaire.citation.startPage133
oaire.citation.titleJOURNAL OF SYSTEMS ARCHITECTURE
oaire.citation.volume75

Files